

#### Lab Manual

Department of Electrical and Computer Engineering School of Engineering and Physical Sciences North South University, Bashundhara, Dhaka-1229, Bangladesh

Experiment No: 04

Experiment Name: Design of a 4-bit Binary Up-Down counter.

## **Introduction:**

A register that goes through a predetermined sequence of states upon the application of input pulses, is called a counter. The input pulses may be clock pulses or may originate from an external source. They may occur at uniform intervals of time or at random. They are used for generating time signals to control the sequence of operations in digital computers.

A counter that follows the binary number sequence is called a binary counter. A 4-bit binary counter is a register of 4 flip-flops and associated gates that follows a sequence of states according to the binary count of 4 bits, from 0 to 15. We assume that the LSB is always complemented on every state. The sequence works on the fact that the next significant bit will be complemented only when a previous bit makes a transition from 1 to 0. For example, in case of transition from binary 0011 to 0100(4 to 5), 3<sup>rd</sup> bit does transition from 0 to 1. So, the 4<sup>th</sup> bit isn't complemented.

A counter circuit will usually employ flip-flops with complimenting capabilities. T and JK flip flops have this capability. Here we are going to use T flip-flops, which are built using D flipflops. The T flip-flops act as a toggle switch. When the input is 0, there is no change in the output of the T flip-flops. It retains the previous value. But when the input is 1, the output is complemented. A XOR gate combined with a D flip-flop can be used to create a T flip-flop.

As we are going to design a 4 bit binary up down counter which is synchronous, so all of the flipflops will have a common clock pulse. For counting up, the next flip-flop will change state when there is a transition from 0 to 1. Then we use the Q output and connect it to the next flipflop. For counting down, the next flip-flop will change state when there is a transition from 1 to 0. Then we use the Q' output and connect it to the next flip-flop.

# **Equipments:**

- 1 Trainer board
- 2 X 7404, 2 X 7408,7432,7486,7474
- Wires for connection.
- | Power supply

## **Diagram of a T-Type Flip Flop:**

## **Characteristic Equation:**

$$Q(t+1) = T + Q = TQ' + T'Q$$

## **Characteristic Table**

| T | Q(t+1) |
|---|--------|
| 0 | Q(t)   |
| 1 | Q'(t)  |



## **Creating A T Flip Flop using A D Flip Flop**



Fig: Building a T Flip Flop Using a D-Flip Flop

**Truth Table:** 

| Clock<br>pulse | A | В | С | D |
|----------------|---|---|---|---|
| P0             | 0 | 0 | 0 | 0 |
| P1             | 0 | 0 | 0 | 1 |
| P2             |   |   |   |   |
| Р3             |   |   |   |   |
| P4             |   |   |   |   |
| P5             |   |   |   |   |
| P6             |   |   |   |   |
| P7             |   |   |   |   |
| P8             |   |   |   |   |
| P9             |   |   |   |   |
| P10            |   |   |   |   |
| P11            |   |   |   |   |
| P12            |   |   |   |   |
| P13            |   |   |   |   |
| P14            |   |   |   |   |
| P15            |   |   |   |   |

### Logic Diagram:



Logic Diagram of 4 – Bit Binary up Down Counter

#### Procedure:

- 1) Place the ICs on the trainer board.
- 2) Connect V<sub>cc</sub> and ground to the respective pins of IC.
- 3) Connect the inputs with the switches (UP, DOWN, CLOCK, RESET) and the 4) Outputs (A, B, C, D) with LEDs.
- 5) Apply various combinations of inputs and observe the outputs.
- 6) Verify the experimental outputs with the Truth Table.

#### Assignment:

- 1) Prepare the lab report.
- 2) Implement the circuit in Logisim. Take a screenshot and include it in your lab report.

## Pin configuration of IC-7474:



(TOP VIEW) W PACKAGE 1CLR VCC 1D 2CLR 1CLK 2D 7474 1PRE 2CLK 2PRE 1Q (5) 1Q 2Q 6 GND 2Q